#### **INDEX**

#### Srl. No. Module as per Session planner

Lecture No. PPT Slide No.

- 1. Register Transfer language
- 2. Register Transfer Bus and memory transfers
- 3. Arithmetic Micro-operations
- 4. Logic micro operations
- 5. Shift micro operations
- 6. Arithmetic logic shift unit
- 7. Instruction codes
- 8. Computer registers
- 9. Computer instructions
- 10. Instruction cycle
- 11. Reference Instructions
- 12. Input-output and Interrupt
- 13. STACK organization
- 14. Instruction formats
- 15. Addressing modes
- 16. DATA Transfer and manipulation
- 17. Program control
- 18. Reduced Instruction Set Computer

#### REGISTER TRANSFER LANGUAGE

- Combinational and sequential circuits can be used to create simple digital systems.
- These are the low-level building blocks of a digital computer.
- Simple digital systems are frequently characterized in terms of
  - the registers they contain, and
  - the operations that they perform.
- Typically,
  - What operations are performed on the data in the registers
  - What information is passed between registers

## MICROOPERATIONS (1)

- The operations executed on data stored in registers are called microoperations.
- Examples of microoperations
  - Shift
  - Load
  - Clear
  - Increment
  - Count

## MICROOPERATION (2)

An elementary operation performed (during one clock pulse), on the information stored in one or more registers.



 $R \leftarrow f(R, R)$ 

f: shift, load, clear, increment, add, subtract, complement, and, or, xor, ...

#### INTERNAL HARDWAREORGANIZATION OF A DIGITAL SYSTEM

- Definition of the internal hardware organization of a computer
  - Set of registers it contains and their function
  - The sequence of microoperations performed on the binary information stored in the registers
  - Control signals that initiate the sequence of microoperations (to perform the functions)

#### REGISTER TRANSFER LANGUAGE

- The symbolic notation used to describe the microoperation transfers among registers is called a Register transfer language.
- Register transfer language
  - A symbolic language
  - A convenient tool for describing the internal organization of digital computers
  - Can also be used to facilitate the design process of digital systems.

## Register Transfer

- Registers are designated by capital letters, sometimes followed by numbers (e.g., A, R13, IR).
- Often the names indicate function:
  - MAR memory address register
  - PC program counter
  - IR instruction register
- Information transfer from one register to another is designated in symbolic form by means of a replacement operator.

#### R2 ← R1

 In this case the contents of register R2 are copied (loaded) into register R1 and contents of R1 remains same.

### Block diagram of a register

R1 7 6 5 4 3 2 1 0

Register R Showing individual bits

15 0 R2

**Numbering of bits** 

15 8 7 0 PC(H) PC(L)

**Subfields (Divided into two parts)** 

 Often we want the transfer to occur only under a predetermined control condition.

if 
$$(p=1)$$
 then  $(R2 \leftarrow R1)$ 

where p is a control signal generated in the control section.

- In digital systems, this is often done via a control signal, called a control function
  - If the signal is 1, the action takes place
- This is represented as:

Which means "if P = 1, then load the contents of register R1 into register R2", i.e., if (P = 1) then  $(R2 \leftarrow R1)$ 

## HARDWARE IMPLEMENTATION OF CONTROLLED TRANSFERS

Implementation of controlled transfer

P: R2 ← R1

**Block diagram** 



**Timing diagram** 



- The same clock controls the circuits that generate the control function and the destination register
- Registers are assumed to use positive-edge-triggered flip-flops

#### SIMULTANEOUS OPERATIONS

 If two or more operations are to occur simultaneously, they are separated with commas

P: R3  $\leftarrow$  R5, MAR  $\leftarrow$  IR

 Here, if the control function P = 1, load the contents of R5 into R3, and at the same time (clock), load the contents of register IR into register MAR

# BASIC SYMBOLS FOR REGISTER TRANSFERS

| Symbols                        | Description                        | Examples |
|--------------------------------|------------------------------------|----------|
| Capital letters<br>MAR, R2     | Denotes a register                 |          |
| & numerals                     |                                    |          |
| Parentheses ()<br>R2(0-7), R2( | Denotes a part of a register<br>L) |          |
| Arrow ←                        | Denotes transfer of information    |          |

 $R2 \leftarrow R1$ 

Colon: Denotes termination of control function

P:

Comma, Separates two micro-operations

 $A \leftarrow B, B \leftarrow A$ 

#### BUS AND MEMORY TRANSFERS

Bus is a path(of a group of wires) over which information is transferred, from any of several sources to any of several destinations.

From a register to bus: BUS  $\leftarrow$  R





#### TRANSFER FROM BUS TO A DESTINATION



#### **Three-State Bus Buffers**

Normal input A

**Control input C** 



Output Y=A if C=1 High-impedence if C=0

#### Bus line with three-state buffers



#### BUS TRANSFER IN RTL

 Depending on whether the bus is to be mentioned explicitly or not, register transfer can be indicated as either

R2 
$$\leftarrow$$
 R1   
Or   
BUS  $\leftarrow$  R1, R2  $\leftarrow$  BUS

 In the former case the bus is implicit, but in the latter, it is explicitly indicated

## MEMORY (RAM)

- Memory (RAM) can be thought as a sequential circuits containing some number of registers
- These registers hold the words of memory
- Each of the r registers is indicated by an address
- These addresses range from 0 to r-1
- Each register (word) can hold n bits of data
- Assume the RAM contains r = 2k words. It needs
  the following
  - n data input lines
  - n data output lines
  - k address lines
  - A Read control line
  - A Write control line



### MEMORY TRANSFER

- Collectively, the memory is viewed at the register level as a device, M.
- Since it contains multiple locations, we must specify which address in memory we will be using
- This is done by indexing memory references
- Memory is usually accessed in computer systems by putting the desired address in a special register, the Memory Address Register (MAR, or AR)
- When memory is accessed, the contents of the MAR get sent to the memory unit's address lines



#### MEMORY READ

 To read a value from a location in memory and load it into a register, the register transfer language notation looks like this:

 $R1 \leftarrow M[MAR]$ 

- This causes the following to occur
  - The contents of the MAR get sent to the memory address lines
  - A Read (= 1) gets sent to the memory unit
  - The contents of the specified address are put on the memory's output data lines
  - These get sent over the bus to be loaded into register R1

## MEMORY WRITE

 To write a value from a register to a location in memory looks like this in register transfer language:

 $M[MAR] \leftarrow R1$ 

- This causes the following to occur
  - The contents of the MAR get sent to the memory address lines
  - A Write (= 1) gets sent to the memory unit
  - The values in register R1 get sent over the bus to the data input lines of the memory
  - The values get loaded into the specified address in the memory

# SUMMARY OF R. TRANSFER MICROOPERATIONS

 $A \leftarrow B$ 

 $AR \leftarrow DR(AD)$ 

 $A \leftarrow$  constant

ABUS  $\leftarrow$  R1,

 $R2 \leftarrow ABUS$ 

AR

DR

M[R]

M

 $DR \leftarrow M$ 

 $M \leftarrow DR$ 

Transfer content of reg. B into reg. A

Transfer content of AD portion of reg. DR into reg. AR

Transfer a binary constant into reg. A

Transfer content of R1 into bus A and, at the same time,

transfer content of bus A into R2

**Address register** 

**Data register** 

Memory word specified by reg. R

Equivalent to M[AR]

Memory read operation: transfers content of

memory word specified by AR into DR

Memory write operation: transfers content of

DR into memory word specified by AR

#### **MICROOPERATIONS**

Computer system microoperations are of four types:

- 1. Register transfer microoperations transfer binary information from one register to another
- 2. Arithmetic microoperations perform arithmetic operations on numeric data stored in registers.
- 3. Logic microoperations perform bit manipulation operations on non numeric data stored in registers.
- 4. Shift microoperations perform shift operations on data stored in registers.

#### ARITHMETIC MICROOPERATIONS

- The basic arithmetic microoperations are
  - Addition
  - Subtraction
  - Increment
  - Decrement
- The additional arithmetic microoperations are
  - Add with carry
  - Subtract with borrow
  - Transfer/Load
  - etc. ...

#### **Table: Arithmetic Micro-Operations**

| D2 - D4 - D2     | Contents of D4 while D2 transferred to D2  |
|------------------|--------------------------------------------|
| R3 ← R1 + R2     | Contents of R1 plus R2 transferred to R3   |
| R3 ← R1 - R2     | Contents of R1 minus R2 transferred to R3  |
| R2 ← R2'         | Complement the contents of R2              |
| R2 ← R2'+ 1      | 2's complement the contents of R2 (negate) |
| R3 ← R1 + R2'+ 1 | subtraction                                |
| R1 ← R1 + 1      | Increment                                  |
| R1 ← R1 - 1      | Decrement                                  |

### BINARY ADDER / SUBTRACTOR / INCREMENTER



## ARITHMETIC CIRCUIT



| S1 | S0 | Cin | Υ  | Output         | Microoperation       |
|----|----|-----|----|----------------|----------------------|
| 0  | 0  | 0   | В  | D = A + B      | Add                  |
| 0  | 0  | 1   | В  | D = A + B + 1  | Add with carry       |
| 0  | 1  | 0   | B' | D = A + B'     | Subtract with borrow |
| 0  | 1  | 1   | B' | D = A + B' + 1 | Subtract             |
| 1  | 0  | 0   | 0  | D = A          | Transfer A           |
| 1  | 0  | 1   | 0  | D = A + 1      | Increment A          |
| 1  | 1  | 0   | 1  | D = A - 1      | Decrement A          |
| 1  | 1  | 1   | 1  | D = A          | Transfer A           |

#### LOGIC MICROOPERATIONS

- It specifies binary operations on the strings of bits stored in registers
  - Logic microoperations are bit-wise operations, i.e., they work on the individual bits of data
  - useful for bit manipulations on binary data
  - useful for making logical decisions based on the bit value
- There are, in principle, 16 different logic functions that can be defined over two binary input variables

| Ā |   |   |   | F <sub>2</sub> F <sub>13</sub> | F <sub>14</sub> | F <sub>15</sub> |
|---|---|---|---|--------------------------------|-----------------|-----------------|
| 0 | 0 | 0 | 0 | 0 1<br>0 1<br>1 0              | 1               | 1               |
| 0 | 1 | 0 | 0 | 0 1                            | 1               | 1               |
| 1 | 0 | 0 | 0 | 1 0                            | 1               | 1               |
| 1 | 1 | 0 | 1 | 0 1                            | 0               | 1               |
|   |   | l |   |                                |                 |                 |

- However, most systems only implement four of these
  - AND (∧), OR (∨), XOR (⊕), Complement/NOT
- The others can be created from combination of these

#### LIST OF LOGIC MICROOPERATIONS

- List of Logic Microoperations
  - 16 different logic operations with 2 binary vars.
  - n binary vars  $\rightarrow$  2 <sup>2 n</sup> functions
- Truth tables for 16 functions of 2 variables and the corresponding 16 logic micro-operations

| х<br>у | 0011<br>0101 | Boolean<br>Function  | Micro-<br>Operations            | Name           |
|--------|--------------|----------------------|---------------------------------|----------------|
|        | 0000         | F0 = 0               | F ← 0                           | Clear          |
|        | 0001         | F1 = xy              | $F \leftarrow A \wedge B$       | AND            |
|        | 0010         | F2 = xy'             | $F \leftarrow A \wedge B'$      |                |
|        | 0011         | F3 = x               | F ← A                           | Transfer A     |
|        | 0100         | F4 = x'y             | $F \leftarrow A' \land B$       |                |
|        | 0101         | F5 = y               | F ← B                           | Transfer B     |
|        | 0110         | $F6 = x \oplus y$    | $F \leftarrow A \oplus B$       | Exclusive-OR   |
|        | 0111         | F7 = x + y           | $F \leftarrow A \lor B$         | OR             |
|        | 1000         | F8 = (x + y)'        | $F \leftarrow (A \lor B)$       | NOR            |
|        | 1001         | $F9 = (x \oplus y)'$ | F ← (A ⊕ B)'                    | Exclusive-NOR  |
|        | 1010         | F10 = y'             | F ← B'                          | Complement B   |
|        | 1011         | F11 = x + y'         | $F \leftarrow A \lor B$         |                |
|        | 1100         | F12 = x'             | <b>F</b> ← <b>A</b> '           | Complement A   |
|        | 1101         | F13 = x' + y         | <b>F</b> ← <b>A</b> '∨ <b>B</b> |                |
|        | 1110         | F14 = (xy)'          | $F \leftarrow (A \land B)'$     | NAND           |
|        | 1111         | F15 = 1              | F ← all 1's                     | Set to all 1's |

## HARDWARE IMPLEMENTATION OF LOGIC MICROOPERATIONS



#### **Function table**

| S <sub>1</sub> | S <sub>0</sub> | Output           | μ-operation |
|----------------|----------------|------------------|-------------|
| 0              | 0              | $F = A \wedge B$ | AND         |
| 0              | 1              | $F = A \vee B$   | OR          |
| 1              | 0              | $F = A \oplus B$ | XOR         |
| 1              | 1              | F = A'           | Complement  |

#### APPLICATIONS OF LOGIC MICROOPERATIONS

- Logic micro operations can be used to manipulate individual bits or a portions of a word in a register
- Consider the data in a register A. In another register,
   B, is bit data that will be used to modify the contents of A
  - Selective-set
  - Selective-complement
  - Selective-clear
  - Mask (Delete)
  - Clear
  - Insert
  - Compare

**–** . . .

$$A \leftarrow A + B$$

$$A \leftarrow A \oplus B$$

$$A \leftarrow A \cdot B'$$

$$A \leftarrow A \cdot B$$

$$A \leftarrow A \oplus B$$

$$A \leftarrow (A \cdot B) + C$$

$$A \leftarrow A \oplus B$$

#### SELECTIVE SET

 In a selective set operation, the bit pattern in B is used to set certain bits in A

 If a bit in B is set to 1, that same position in A gets set to 1, otherwise that bit in A keeps its previous value

#### SELECTIVE COMPLEMENT

 In a selective complement operation, the bit pattern in B is used to complement certain bits in A

1100 
$$A_{t}$$
  
1010  $B$   
0110  $A_{t+1}$   $(A \leftarrow A \oplus B)$ 

 If a bit in B is set to 1, that same position in A gets complemented from its original value, otherwise it is unchanged

#### SELECTIVE CLEAR

 In a selective clear operation, the bit pattern in B is used to *clear* certain bits in A

1100 
$$A_{t}$$
1010  $B$ 
0100  $A_{t+1}$   $(A \leftarrow A \cdot B')$ 

 If a bit in B is set to 1, that same position in A gets set to 0, otherwise it is unchanged

### **MASK OPERATION**

 In a mask operation, the bit pattern in B is used to clear certain bits in A

1100 
$$A_{t}$$
  
1010  $B$   
1000  $A_{t+1}$   $(A \leftarrow A \cdot B)$ 

 If a bit in B is set to 0, that same position in A gets set to 0, otherwise it is unchanged

## **CLEAR OPERATION**

 In a clear operation, if the bits in the same position in A and B are the same, they are cleared in A, otherwise they are set in A

1 1 0 0 
$$A_{t}$$
1 0 1 0  $B$ 
0 1 1 0  $A_{t+1}$   $(A \leftarrow A \oplus B)$ 

### **INSERT OPERATION**

- An insert operation is used to introduce a specific bit pattern into A register, leaving the other bit positions unchanged
- This is done as
  - A mask operation to clear the desired bit positions, followed by
  - An OR operation to introduce the new bits into the desired positions

#### Example

Suppose you wanted to introduce 1010 into the low order four bits of A: 1101 1000 1011 0001 A (Original)
 1101 1000 1011 1010 A (Desired)

```
• 1101 1000 1011 0001 A (Original)

1111 1111 1111 0000 Mask

1101 1000 1011 0000 A (Intermediate)

0000 0000 0000 1010 Added bits

1101 1000 1011 1010 A (Desired)
```

#### SHIFT MICROOPERATIONS

- Shift microoperations are used for serial transfer of data.
- The information transferred through the serial input determines the type of shift. There are three types of shifts
  - Logical shift
  - Circular shift
  - Arithmetic shift

#### A right shift operation



• A left shift operation

Serial input

#### LOGICAL SHIFT

- In a logical shift the serial input to the shift is a 0.
- A right logical shift operation:



A left logical shift operation:



- In a Register Transfer Language, the following notation is used
  - shl for a logical shift left
  - shr for a logical shift right
  - Examples:
    - R2 ← shr R2
    - R3 ← shl R3

#### **CIRCULAR SHIFT**

- In a circular shift the serial input is the bit that is shifted out of the other end of the register.
- A right circular shift operation:



A left circular shift operation:



- In a RTL, the following notation is used
  - cil for a circular shift left
  - cirfor a circular shift right
  - Examples:
    - R2 ← *cir* R2
    - R3 ← *cil* R3

#### **ARITHMETIC SHIFT**

- An arithmetic shift is meant for signed binary numbers (integer)
- An arithmetic left shift multiplies a signed number by two
- An arithmetic right shift divides a signed number by two
- The main distinction of an arithmetic shift is that it must keep the sign of the number the same as it performs the multiplication or division



A right arithmetic shift operation:



A left arithmetic shift operation:

#### **ARITHMETIC SHIFT**

 An left arithmetic shift operation must be checked for the overflow



- In a RTL, the following notation is used
  - ashl for an arithmetic shift left
  - ashr for an arithmetic shift right
  - Examples:
    - R2 ← *ashr* R2
    - R3 ← ashl R3

## HARDWARE IMPLEMENTATION OF SHIFT MICROOPERATIONS



## ARITHMETIC LOGIC SHIFT UNIT



| S3 | S2 | S1 | S0 | Cin | Operation        | Function             |
|----|----|----|----|-----|------------------|----------------------|
| 0  | 0  | 0  | 0  | 0   | F = A            | Transfer A           |
| 0  | 0  | 0  | 0  | 1   | F = A + 1        | Increment A          |
| 0  | 0  | 0  | 1  | 0   | F = A + B        | Addition             |
| 0  | 0  | 0  | 1  | 1   | F = A + B + 1    | Add with carry       |
| 0  | 0  | 1  | 0  | 0   | F = A + B'       | Subtract with borrow |
| 0  | 0  | 1  | 0  | 1   | F = A + B'+ 1    | Subtraction          |
| 0  | 0  | 1  | 1  | 0   | F = A - 1        | Decrement A          |
| 0  | 0  | 1  | 1  | 1   | F = A            | TransferA            |
| 0  | 1  | 0  | 0  | X   | $F = A \wedge B$ | AND                  |
| 0  | 1  | 0  | 1  | X   | $F = A \vee B$   | OR                   |
| 0  | 1  | 1  | 0  | X   | $F = A \oplus B$ | XOR                  |
| 0  | 1  | 1  | 1  | X   | F = A'           | Complement A         |
| 1  | 0  | X  | Χ  | X   | F = shr A        | Shift right A into F |
| 1  | 1  | X  | X  | X   | F = shl A        | Shift left A into F  |

## BASIC COMPUTER ORGANIZATION AND • Instruction Codes

- Computer Registers
- Computer Instructions
- Timing and Control
- Instruction Cycle
- Memory Reference Instructions
- Input-Output and Interrupt
- Complete Computer Description
- Design of Basic Computer
- Design of Accumulator Logic

## Instruction Codes

- Every different processor type has its own design (different registers, buses, microoperations, machine instructions, etc)
- Modern processor is a very complex device
- It contains
  - Many registers
  - Multiple arithmetic units, for both integer and floating point calculations
  - The ability to pipeline several consecutive instructions to speed execution
  - Etc.
- However, to understand how processors work, we will start with a simplified processor model
- This is similar to what roof processors were like

#### THE BASIC COMPUTER

- The Basic Computer has two components, a processor and memory
- The memory has 4096 words in it
  - $-4096 = 2^{12}$ , so it takes 12 bits to select a word in memory CPU RAM
- Each word is 16 bits long



#### **INSTRUCTIONS**

- Program
  - A sequence of (machine) instructions
- (Machine) Instruction
  - A group of bits that tell the computer to perform a specific operation (a sequence of micro-operation)
- The instructions of a program, along with any needed data are stored in memory
- The CPU reads the next instruction from memory
- It is placed in an Instruction Register (IR)
- Control circuitry in control unit then translates the instruction into the sequence of

#### INSTRUCTION FORMAT

- A computer instruction is often divided into two parts
  - An opcode (Operation Code) that specifies the operation for that instruction
  - An address that specifies the registers and/or locations in memory to use for that operation
- In the Basic Computer, since the memory contains 4096 (= 2<sup>12</sup>) words, we needs 12 bit to specify which memory address this instruction will use
- In the Basic Computer, bit 15 of the instruction specifies the addressing mode (0: direct addressing, 1: indirect addressing)

Otro a a 11a a rea a com e con al la a ca a a 11a a

## **ADDRESSING MODES**

The address field of an instruction can represent either

 Direct address: the address in memory of the data to use (the address of the operand), or Indirect addressing

- Indirect address: the addressing in memory of the data to use

457

Operand

1350

Operand

AC

AC

Indirect addressing Indirect Indirect

## PROCESSOR REGISTERS

- A processor has many registers to hold instructions, addresses, data, etc
- The processor has a register, the *Program* Counter (PC) that holds the memory address of
   the next instruction to get
  - Since the memory in the Basic Computer only has 4096 locations, the PC only needs 12 bits
- In a direct or indirect addressing, the processor needs to keep track of what locations in memory it is addressing: The Address Register (AR) is used for this
  - The AR is a 12 bit register in the Basic Computer
- When an operand is found, using either direct

#### PROCESSOR REGISTERS

- The significance of a general purpose register is that it can be referred to in instructions
  - e.g. load AC with the contents of a specific memory location; store the contents of AC into a specified memory location
- Often a processor will need a scratch register to store intermediate results or other temporary data; in the Basic Computer this is the *Temporary Register* (TR)
- The Basic Computer uses a very simple model of input/output (I/O) operations
  - Input devices are considered to send 8 bits of character data to the processor

The presence con send 0 bits of aborester data to

## **COMPUTER REGISTERS**

#### **Registers in the Basic Computer**



#### **List of BC Registers**

|      |    | <u> </u>                  |                              |
|------|----|---------------------------|------------------------------|
| DR   | 16 | Data Register             | Holds memory operand         |
| AR   | 12 | Address Register          | Holds address for memory     |
| AC   | 16 | Accumulator               | Processor register           |
| IR   | 16 | Instruction Register      | Holds instruction code       |
| PC   | 12 | Program Counter           | Holds address of instruction |
| TR   | 16 | <b>Temporary Register</b> | Holds temporary data         |
| INPR | 8  | Input Register            | Holds input character        |
| OUTR | 8  | Output Register           | Holds output character       |

#### COMMON BUS SYSTEM

- The registers in the Basic Computer are connected using a bus
- This gives a savings in circuitry over complete connections between registers



## COMMON BUS SYSTEM



#### COMMON BUS SYSTEM

Three control lines, S<sub>2</sub>, S<sub>1</sub>, and S<sub>0</sub> control which register the bus selects as its input

| $\mathbf{S}_2$ | <b>5</b> <sub>1</sub> | $\mathbf{S}_0$ | Register |
|----------------|-----------------------|----------------|----------|
| 0              | 0                     | 0              | X        |
| 0              | 0                     | 1              | AR       |
| 0              | 1                     | 0              | PC       |
| 0              | 1                     | 1              | DR       |
| 1              | 0                     | 0              | AC       |
| 1              | 0                     | 1              | IR       |
| 1              | 1                     | 0              | TR       |
| 1              | 1                     | 1              | Memory   |

- Either one of the registers will have its load signal activated, or the memory will have its read signal activated
  - Will determine where the data from the bus gets

#### COMPUTER INSTRUCTIONS

Basic Computer Instruction Format



| 15 | 14  | 12 ° | 11 0    |
|----|-----|------|---------|
| I  | Opo | code | Address |

Register-Reference Instructions (OP-code = 111, I = 0)

| 15 |   | 12 11 |   | 11 0               |  |
|----|---|-------|---|--------------------|--|
| 0  | 1 | 1     | 1 | Register operation |  |

Input-Output Instructions

(OP-code = 111, I = 1)

| 15 | 12 11 |   | 12 | 11 0          | ) |
|----|-------|---|----|---------------|---|
| 1  | 1     | 1 | 1  | I/O operation |   |

## BASIC COMPUTER INSTRUCTIONS

|        | Hex          | Code         |                                    |  |
|--------|--------------|--------------|------------------------------------|--|
| Symbol | <i>I</i> = 0 | <i>I</i> = 1 | Description                        |  |
| AND    | 0xxx         | 8xxx         | AND memory word to AC              |  |
| ADD    | 1xxx         | 9xxx         | Add memory word to AC              |  |
| LDA    | 2xxx         | Axxx         | Load AC from memory                |  |
| STA    | 3xxx         | <b>Bxxx</b>  | Store content of AC into memory    |  |
| BUN    | 4xxx         | Cxxx         | Branch unconditionally             |  |
| BSA    | 5xxx         | Dxxx         | Branch and save return address     |  |
| ISZ    | 6xxx         | Exxx         | Increment and skip if zero         |  |
| CLA    | 78           | 00           | Clear AC                           |  |
| CLE    | _            | 00           | Clear E                            |  |
| CMA    | 72           | 00           | Complement AC                      |  |
| CME    | 71           | 00           | Complement E                       |  |
| CIR    | 70           | 80           | Circulate right AC and E           |  |
| CIL    | 70           | 40           | Circulate left AC and E            |  |
| INC    | 70           | 20           | Increment AC                       |  |
| SPA    | 70           | 10           | Skip next instr. if AC is positive |  |
| SNA    | 70           | 08           | Skip next instr. if AC is negative |  |
| SZA    | 70           | 04           | Skip next instr. if AC is zero     |  |
| SZE    | 70           | 02           | Skip next instr. if E is zero      |  |
| HLT    | 7001         |              | Halt computer                      |  |
| INP    | F800         |              | Input character to AC              |  |
| OUT    | F400         |              | Output character from AC           |  |
| SKI    | F200         |              | Skip on input flag                 |  |
| SKO    | F100         |              | Skip on output flag                |  |
| ION    | F080         |              | Interrupt on                       |  |
| IOF    | F0           | 40           | Interrupt off                      |  |

#### INSTRUCTION SET COMPLETENESS

A computer should have a set of instructions so that the user can construct machine language programs to evaluate any function that is known to be computable.

#### Instruction Types

#### **Functional Instructions**

- Arithmetic, logic, and shift instructions
- ADD, CMA, INC, CIR, CIL, AND, CLA

#### **Transfer Instructions**

- Data transfers between the main memory and the processor registers
- LDA, STA

#### **Control Instructions**

- Program sequencing and control
- BUN, BSA, ISZ

#### **Input/Output Instructions**

- Input and output
- INP, OUT

#### **CONTROL UNIT**

 Control unit (CU) of a processor translates from machine instructions to the control signals for the microoperations that implement them

- Control units are implemented in one of two ways
- Hardwired Control
  - CU is made up of sequential and combinational circuits to generate the control signals
- Microprogrammed Control
  - A control memory on the processor contains
     microprograms that activate the necessary control

#### TIMING AND CONTROL

#### **Control unit of Basic Computer**



## TIMING SIGNALS

- Generated by 4-bit sequence counter and 4×16 decoder
- The SC can be incremented or cleared.

- Example:  $T_0, T_1, T_2, T_3, T_4, T_0, T_1, \dots$ 

Assume: At time  $T_4$ , SC is cleared to 0 if decoder output D3 is active.



#### INSTRUCTION CYCLE

- In Basic Computer, a machine instruction is executed in the following cycle:
  - 1. Fetch an instruction from memory
  - 2. Decode the instruction
  - 3. Read the effective address from memory if the instruction has an indirect address
  - 4. Execute the instruction
- After an instruction is executed, the cycle starts again at step 1, for the next instruction

 Note: Every different processor has its own (different) instruction evels

#### FETCH and DECODE

Fetch and Decode

T0: AR  $\leftarrow$  PC  $(S_0S_1S_2=010, T0=1)$ 

T1:  $IR \leftarrow M [AR]$ ,  $PC \leftarrow PC + 1 (S0S1S2=111, T1=1)$ 

T2: D0, ..., D7  $\leftarrow$  Decode IR(12-14), AR  $\leftarrow$  IR(0-11), I  $\leftarrow$  IR(15)



## DETERMINE THE TYPE OF INSTRUCTION



D'7IT3:  $AR \leftarrow M[AR]$ 

D'7l'T3: Nothing

D7l'T3: Execute a register-reference instr.

D7IT3: Execute an input-output instr.

#### REGISTER REFERENCE INSTRUCTIONS

Register Reference Instructions are identified when

- $D_7 = 1$ , I = 0
- Register Ref. Instr. is specified in b<sub>0</sub> ~ b<sub>11</sub> of IR
- Execution starts with timing signal T<sub>3</sub>

 $r = D_7 I'T_3 => Register Reference Instruction B<sub>i</sub> = IR(i), i=0,1,2,...,11$ 

|     | r:                 | SC ← 0                                                          |
|-----|--------------------|-----------------------------------------------------------------|
| 1   |                    | l ·                                                             |
| CLA | rB <sub>11</sub> : | $AC \leftarrow 0$                                               |
| CLE | rB <sub>10</sub> : | <b>E</b> ← 0                                                    |
| CMA | rB <sub>9</sub> :  | AC ← AC'                                                        |
| CME | rB <sub>8</sub> :  | <b>E ← E</b> '                                                  |
| CIR | rB <sub>7</sub> :  | $AC \leftarrow shr AC, AC(15) \leftarrow E, E \leftarrow AC(0)$ |
| CIL | rB <sub>6</sub> :  | $AC \leftarrow shl AC, AC(0) \leftarrow E, E \leftarrow AC(15)$ |
| INC | rB <sub>5</sub> :  | AC ← AC + 1                                                     |
| SPA | rB₄:               | if (AC(15) = 0) then (PC ← PC+1)                                |
| SNA | rB <sub>3</sub> :  | if (AC(15) = 1) then (PC ← PC+1)                                |
| SZA | $rB_2$ :           | if (AC = 0) then (PC ← PC+1)                                    |
| SZE | rB₁:               | if (E = 0) then (PC ← PC+1)                                     |
| HLT | $rB_0$ :           | S ← 0 (S is a start-stop flip-flop)                             |

#### MEMORY REFERENCE INSTRUCTIONS

| Symbol | Operation<br>Decoder | Symbolic Description                               |
|--------|----------------------|----------------------------------------------------|
| AND    | $D_0$                | $AC \leftarrow AC \land M[AR]$                     |
| ADD    | $D_1$                | $AC \leftarrow AC + M[AR], E \leftarrow C_{out}$   |
| LDA    | $D_2$                | AC ← M[AR]                                         |
| STA    | $D_3$                | M[AR] ← AC                                         |
| BUN    | $D_4$                | PC ← AR                                            |
| BSA    | $D_{5}^{T}$          | $M[AR] \leftarrow PC, PC \leftarrow AR + 1$        |
| ISZ    | $D_6$                | M[AR] ← M[AR] + 1, if M[AR] + 1 = 0 then PC ← PC+1 |

- The effective address of the instruction is in AR and was placed there during timing signal  $T_2$  when I = 0, or during timing signal  $T_3$  when I = 1
- Memory cycle is assumed to be short enough to complete in a CPU cycle
- The execution of MR instruction starts with T<sub>4</sub>

#### AND to AC

 $D_0T_4$ : DR  $\leftarrow$  M[AR] Read operand

 $D_0T_5$ : AC  $\leftarrow$  AC  $\land$  DR, SC  $\leftarrow$  0 AND with AC

ADD to AC

 $D_1T_4$ : DR  $\leftarrow$  M[AR] Read operand

 $D_1T_5$ : AC  $\leftarrow$  AC + DR, E  $\leftarrow$  C<sub>out</sub>, SC  $\leftarrow$  0 Add to AC and store carry in E

#### MEMORY REFERENCE INSTRUCTIONS

LDA: Load to AC

 $D_2T_4$ : DR  $\leftarrow$  M[AR]

 $D_2T_5$ : AC  $\leftarrow$  DR, SC  $\leftarrow$  0

**STA: Store AC** 

 $D_3T_4$ : M[AR]  $\leftarrow$  AC, SC  $\leftarrow$  0

**BUN: Branch Unconditionally** 

 $D_4T_4$ : PC  $\leftarrow$  AR, SC  $\leftarrow$  0

**BSA: Branch and Save Return Address** 

 $M[AR] \leftarrow PC, PC \leftarrow AR + 1$ 



# MEMORY REFERENCE INSTRUCTIONS

#### **BSA**:

 $D_5T_4$ : M[AR]  $\leftarrow$  PC, AR  $\leftarrow$  AR + 1

 $D_5T_5$ : PC  $\leftarrow$  AR, SC  $\leftarrow$  0

ISZ: Increment and Skip-if-Zero

 $D_6T_4$ : DR  $\leftarrow$  M[AR]  $D_6T_5$ : DR  $\leftarrow$  DR + 1

 $D_6T_4$ : M[AR]  $\leftarrow$  DR, if (DR = 0) then (PC  $\leftarrow$  PC + 1), SC  $\leftarrow$  0

#### LOWCHART FOR MEMORY REFERENCE INSTRUCTIO



## INPUT-OUTPUT AND INTERRUPT

#### A Terminal with a keyboard and a Printer

Input-Output Configuration

INPR Input register - 8 bits
OUTR Output register - 8 bits
FGI Input flag - 1 bit
FGO Output flag - 1 bit
IEN Interrupt enable - 1 bit



- The terminal sends and receives serial information
- The serial info. from the keyboard is shifted into INPR
- The serial info. for the printer is stored in the OUTR
- INPR and OUTR communicate with the terminal serially and with the AC in parallel.
- The flags are needed to synchronize the timing difference between I/O device and the computer

## PROGRAM CONTROLLED DATA TRANSFER

```
-- CPU --
/* Input */
               /* Initially FGI = 0 */
  loop: If FGI = 0 goto loop
         AC \leftarrow INPR, FGI \leftarrow 0
/* Output */
               /* Initially FGO = 1 */
  loop: If FGO = 0 goto loop
         OUTR \leftarrow AC, FGO \leftarrow 0
                          FGI=0
                      Start Input
                        FGI ← 0
                 ves
                         FGI=0
                             no
                       AC ← INPR
                          More
               ves
                       Character
                              no
                          END
```

-- I/O Device --

In FGI = 1 goto loop

INPR ← new data, FGI ← 1

loop: If FGO = 1 goto loop consume OUTR, FGO ← 1



## INPUT-OUTPUT INSTRUCTIONS

$$D_7IT_3 = p$$
  
IR(i) = B<sub>i</sub>, i = 6, ..., 11

|     | p:                 | SC ← 0                                        | Clear SC             |
|-----|--------------------|-----------------------------------------------|----------------------|
| INP | pB <sub>11</sub> : | $AC(0-7) \leftarrow INPR, FGI \leftarrow 0$   | Input char. to AC    |
| OUT | pB <sub>10</sub> : | OUTR $\leftarrow$ AC(0-7), FGO $\leftarrow$ 0 | Output char. from AC |
| SKI | pB <sub>9</sub> :  | if(FGI = 1) then (PC $\leftarrow$ PC + 1)     | Skip on input flag   |
| SKO | pB <sub>8</sub> :  | if(FGO = 1) then (PC $\leftarrow$ PC + 1)     | Skip on output flag  |
| ION | pB <sub>7</sub> :  | IEN ← 1                                       | Interrupt enable on  |
| IOF | pB <sub>6</sub> :  | IEN ← 0                                       | Interrupt enable off |

## PROGRAM-CONTROLLED INPUT/OUTPUT

- Program-controlled I/O
  - Continuous CPU involvement
    I/O takes valuable CPU time
  - CPU slowed down to I/O speed
  - Simple
  - Least hardware

#### Input

LOOP, SKI DEV
BUN LOOP
INP DEV

#### **Output**

LOOP, LDA DATA LOP, SKO DEV BUN LOP OUT DEV

#### INTERRUPT INITIATED

- Open communication only when some data basito be passed --> interrupt.
- The I/O interface, instead of the CPU, monitors the I/O device.
- When the interface founds that the I/O device is ready for data transfer, it generates an interrupt request to the CPU
- Upon detecting an interrupt, the CPU stops momentarily the task it is doing, branches to the service routine to process the data transfer, and then returns to the task it was performing.
- \* IEN (Interrupt-enable flip-flop)
  - can be set and cleared by instructions
  - when cleared, the computer cannot be interrupted

## FLOWCHART FOR INTERRUPT CYCLE



- The interrupt cycle is a HW implementation of a branch and save return address operation.
- At the beginning of the next instruction cycle, the instruction that is read from memory is in address 1.
- At memory address 1, the programmer must store a branch instruction that sends the control to an interrupt service routine
- The instruction that returns the control to the original program is "indirect BUN 0"

#### REGISTER TRANSFER OPERATIONS IN







#### **Register Transfer Statements for Interrupt Cycle**

- R F/F 
$$\leftarrow$$
 1 if IEN (FGI + FGO)T<sub>0</sub>'T<sub>1</sub>'T<sub>2</sub>'  
 $\Leftrightarrow$  T<sub>0</sub>'T<sub>1</sub>'T<sub>2</sub>' (IEN)(FGI + FGO): R  $\leftarrow$  1

- The fetch and decode phases of the instruction cycle must be modified → Replace T<sub>0</sub>, T<sub>1</sub>, T<sub>2</sub> with R'T<sub>0</sub>, R'T<sub>1</sub>, R'T<sub>2</sub>
- The interrupt cycle:

 $RT_0$ :  $AR \leftarrow 0$ ,  $TR \leftarrow PC$ 

 $RT_1$ : M[AR]  $\leftarrow$  TR, PC  $\leftarrow$  0

RT<sub>2</sub>:  $PC \leftarrow PC + 1$ ,  $IEN \leftarrow 0$ ,  $R \leftarrow 0$ ,  $SC \leftarrow 0$ 

# FURTHER QUESTIONS ON INTERRUPT How can the CPU recognize the device

How can the CPU recognize the device requesting an interrupt?

Since different devices are likely to require different interrupt service routines, how can the CPU obtain the starting address of the appropriate routine in each case?

Should any device be allowed to interrupt the CPU while another interrupt is being serviced?

How can the situation be handled when two or more interrupt requests occur simultaneously?